Virtual Embedded Blocks:  
A Methodology for Evaluating Embedded Elements in FPGAs

C.H. Ho, P.H.W. Leong and W. Luk  
Department of Computing  
Imperial College London, UK  
{cho, phwl, wl}@doc.ic.ac.uk

S.J.E. Wilton  
Department of Electrical and Computer Engineering  
University of British Columbia, Canada  
stevew@ece.ubc.ca

S. Lopez-Buedo  
Escuela Politecnica Superior,  
Universidad Autonoma de Madrid, Spain  
sergio.lopez-buedo@uam.es

Abstract

Embedded elements, such as block multipliers, are increasingly used in advanced field programmable gate array (FPGA) devices to improve efficiency in speed, area and power consumption. A methodology is described for assessing the impact of such embedded elements on efficiency. The methodology involves creating dummy elements, called Virtual Embedded blocks (VEBs), in the FPGA to model the size, position and delay of the embedded elements. The standard design flow offered by FPGA and CAD vendors can be used for mapping, placement, routing and retiming of designs with VEBs. The speed and resource utilisation of the resulting designs can then be inferred using the FPGA vendor’s timing analysis tools. We illustrate the application of this methodology to the evaluation of various schemes of involving embedded elements that support floating-point computations.

1. Introduction

As field programmable gate array (FPGA) technology matures, a trend is to include coarse grained embedded elements such as memories, multipliers, digital signal processing (DSP) blocks, microprocessors and networking components as a means of improving performance and reducing area and power consumption. This trend of including embedded elements with dedicated functional units is becoming a central issue in FPGA research [1].

Introducing embedded elements is a way to support domain-specific customisation of the FPGA fabric, and it involves a trade-off between flexibility and specialisation. For example, while an embedded floating-point unit may have the best possible speed and power consumption performance, the silicon area is wasted if floating-point is not required in the application. In contrast, lookup table (LUT) based programmable logic has the highest flexibility, but an equivalent design occupies much larger area and has significantly reduced speed compared with an embedded very large scale integration (VLSI) implementation.

In this work, we present a device and vendor independent methodology for rapid assessment of the effects of adding embedded elements to an existing FPGA architecture. The key element of our methodology is to adopt virtual embedded blocks (VEBs), created from the FPGA’s logic resources, to model the placement and delay of the embedded block to be included in the FPGA fabric. Using this method, the benefits of incorporating embedded elements in improving application performance and reducing area usage can be quickly evaluated, even if an actual implementation of the element is not available.

To summarise, the main contributions of this paper are:

- A methodology which allows existing high and low-level tools to be used to study the effects of embedded elements in FPGAs.
- An illustration of this methodology based on a modifiable compiler and commercial tools to model embedded elements using VEBs.
- An assessment of the accuracy of this framework by modelling existing embedded elements in FPGAs over various applications.
- An exploration of technology trends involving embedded elements based on systematic variation of VEB parameters in applications.

The remainder of the paper is organised as follows. Section 2 covers background material and related work. Sec-
The accuracy of our methodology can be evaluated by comparing real embedded blocks (such as embedded multipliers) and their corresponding VEB models. We shall illustrate this evaluation in section 6.

Of course, there are various VPR experiments that are not supported by the proposed approach. In particular, since we are dealing with a real FPGA and the associated tools, we cannot change the FPGA fabric such as: the architecture of the lookup table in the FPGA cells, the number of cells, or the amount of routing resources.

3. Methodology: Generic Aspects

In this section, the methodology is first described as a generic approach which can be applied to any FPGA and the associated design tools. The next section will cover the actual vendor-specific design flow used in this study.

We shall first provide an overview of our methodology that supports rapid generation of various benchmark applications to target reconfigurable architectures with VEB models. A modifiable compiler, called \textit{fly} [7], is used so that different wordlength and back-end operator instances can easily be produced from a single algorithmic description. This allows both fixed- and floating-point implementations to be generated from the same description. We apply this methodology to a set of benchmark circuits generated in this fashion.

To measure the accuracy of this approach, block multipliers are modelled using VEBs and compared with FP-GAs having this feature. A study of the benefits of double-precision floating-point embedded blocks is also made. Using this approach, the speedup of an application as a function of the speed of the embedded block can be easily quantified, and these studies are made for some of the benchmarks. Power consumption is not considered in this study.

In the descriptions that follow, we use the term logic cell (LC) for the smallest logic unit in the FPGA (usually a lookup table plus a register) and configurable logic block (CLB) for an array of LCs that are interconnected via the connection and switch blocks in the FPGA.

The basic strategy employed is to use the logic resources of a real FPGA to match the expected position, area and delay of an application specific integrated circuit (ASIC) implementation of an embedded block (EB). This could be achieved using appropriate vendor’s tools or generic tools such as VPR [3]. In order to estimate its performance, the EB is modelled using logic cell resources in VEBs. Our model of an FPGA with EBs is called a virtual FPGA as illustrated in figure 1.
To employ this methodology, an area and delay model for the EB is required. The model should provide a high level estimate of the area and delay of the block, extracted from simulations of an existing design or come from measurements of an actual ASIC. The area model is translated into equivalent logic cell resources in the virtual FPGA. In order to make this translation, an estimate of the area of a logic cell in the FPGA is required. All area measures are normalised by dividing the actual area by the square of the feature size, making the area estimates independent of feature size. The VEB utilisation can then be computed as the normalised area of the EB divided by the normalised area of a logic cell. This value is in units of equivalent logic cells and the mapping encourages thinking about EBs in terms of FPGA resources. Table 1 shows a number of logic cell area estimates. The area estimate of the embedded blocks studied are given in section 6. We assume that there are sufficient ports to allow interconnection of the EB to the routing fabric. This may not be the case in some designs, particularly those with small EBs.

In order to accurately model delay, both the logic and wiring delay of the virtual FPGA must match that of the FPGA. The logic delay can be matched by introducing delays in the VEB which are similar to those of the EB. In the case of very small EB/VEBs, it may not be possible to accurately match the number of ports, area or logic delay and some inaccuracies will result. A complex EB might have many paths, each with different delays. It is possible to either assume that all delays are equal to the longest one (i.e. the critical path), or generate different delays for important paths. In the latter case, shorter delays can be obtained by taking intermediate points along the longest delay path.

Modelling wiring delays is more problematic, since the placement of the virtual FPGA must be similar to that of an FPGA with EBs so that their routing is similar. This requires that:

- The absolute location of VEBs match the intended locations of REBs in the FPGA with EBs.
- The design tools be able to assign instantiations of VEBs in the netlist to physical VEBs while minimising routing delays.

The first requirement is addressed by locating VEBs at predefined absolute locations that match the floorplan of the FPGA with EBs. The assignment of physical VEBs is currently made by manually specifying its placement. Automated methods will be the subject of a later study.

### 4. Methodology: Vendor Specific Aspects

This section illustrates how a VEB can be used to model a real embedded multiplier block in Virtex II device as a case study. All of the results described in this work are obtained using the Synplicity Synplify Pro 8.0 synthesis tool, the Xilinx ISE 7.1i design tools, and the Xilinx Virtex II XC2V6000-6-FF1152 FPGA device.

#### 4.1. VEB Delay and Area model

While the ports for the VEB must be the same as those of the real embedded block, the VEB logic delay is emulated using a dummy circuit in the VEB implementation. Although many methods are possible, in this study, delays are inserted using adder carry chains for the following reasons:

- Adder carry chains are common to most FPGA platforms, enhancing the portability of the proposed methodology.
- The adder carry chain can be specified as a behavioural description, hence a platform independent delay block can be constructed.
<table>
<thead>
<tr>
<th>Device</th>
<th>LCs/CLB</th>
<th>Area/CLB</th>
<th>Feature Size</th>
<th>Normalised LC area</th>
</tr>
</thead>
<tbody>
<tr>
<td>Apex 20K400E [8]</td>
<td>10</td>
<td>63161</td>
<td>0.18</td>
<td>195,000</td>
</tr>
<tr>
<td>Virtex E [8]</td>
<td>4</td>
<td>35462</td>
<td>0.18</td>
<td>267,000</td>
</tr>
<tr>
<td>Virtex II 3000 [9]</td>
<td>8</td>
<td>71,429 × 0.7</td>
<td>0.12</td>
<td>434,000</td>
</tr>
<tr>
<td>Virtex II 1000 [10]</td>
<td>8</td>
<td>72,782 × 0.7</td>
<td>0.12</td>
<td>442,000</td>
</tr>
</tbody>
</table>

Table 1. Estimates of logic cell area including configuration bit, buffer and interconnect overheads. The Virtex II value of A is based on the estimate that 70% of the total die area is used for logic cells, the other area being for pads, block memories, multipliers etc.

<table>
<thead>
<tr>
<th>Delay name</th>
<th>Description</th>
<th>delay (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_{opcy}$</td>
<td>F to COUT</td>
<td>0.665</td>
</tr>
<tr>
<td>$T_{byp}$</td>
<td>CIN to COUT</td>
<td>0.084</td>
</tr>
<tr>
<td>$T_{ciny}$</td>
<td>CIN to Y via XOR</td>
<td>0.940</td>
</tr>
<tr>
<td>$T_{mult}$</td>
<td>Embedded Multiplier</td>
<td>4.66</td>
</tr>
<tr>
<td>$T_{multck}$</td>
<td>Registered embedded multiplier</td>
<td>3.000</td>
</tr>
<tr>
<td>$T_{dyck}$</td>
<td>Register setup and hold time</td>
<td>0.293</td>
</tr>
</tbody>
</table>

Table 2. Delay parameters for Virtex II-6 devices.

- It is relatively easy to adjust an adder’s carry chain delay by changing its length. This feature is used to model different embedded blocks.

The combinatorial logic delay of an adder carry chain can be modelled by $t_{pd} = T_{opcy} + \frac{N-4}{2} \times T_{byp} + T_{ciny}$, where $N$ is the length of the adder carry chain, $T_{opcy}$ is the combinatorial delay from the input to the COUT output, $T_{byp}$ is the combinatorial delay from CIN to COUT, and $T_{ciny}$ is the combinatorial delay from CIN to the Y output via an XOR gate. If the output is latched, the setup and hold time of a register ($T_{dyck}$) should be added to this value. Typical values for these parameters in the Virtex II adder carry chain and multiplier block are extracted from vendor’s timing analysis tool and given in table 2.

As an example, to model a registered multiplier block with delay of 3 ns, $N = 30$ gives a logic delay (including setup and hold time) of 2.99 ns. In the Xilinx device, the carry chains run along the columns. One issue to note is that the carry chain only runs in a single direction in the device and breaking the carry chain introduces a long wiring delay. In our current approach, a certain amount of trail-and-error is required to achieve a given delay.

For the area model, the normalised LC area for the Virtex-II 1000 in table 1 is used in this study.

4.2. Integration of VEB into toolchain

In order to produce a VEB, it is first synthesised from a hardware description language (HDL) description. Features in the synthesis tool for regular design flows such as automatic I/O block insertion, pipelining and retiming are disabled. The resulting netlist is placed and routed using the vendor’s toolchain. Area constraints must be specified to force the placement of the VEB in a rectangular block. The “trim unconnected logic” option is disabled to ensure that the VEB is not optimised away. After place and route, another constraint file which contains the actual placement information for each LC in the VEB is generated. The placement information and the netlist of the VEB is compiled to create a relatively placed macro (RPM).

To employ the VEB in an application, its HDL description is modified to instantiate the corresponding VEB block. Since the VEB is considered as a black box during synthesis, timing information must also be specified to allow the synthesis tool to take timing of the block into account during optimisation. This makes optimisations such as retiming possible.

During place and route, the VEBs are placed in a regular locations on the FPGA, modelling the expected locations of the EBs. This is achieved using placement constraints. The design is then placed and routed in the usual fashion. The delays introduced in the VEB model the logic delay and its placement means that realistic routing is required. The vendor’s tools are used to obtain resource utilisation delay information about the circuit.

5. Benchmark Circuits

To evaluate the effect of including VEBs in real applications, a set of datapath-intensive benchmark applications are used. Note that only fixed-point versions of the unsigned multiplier and BGM benchmarks are available since, for the former, it is not possible to combine floating-point multipliers in the same way and, for the latter, the design is only available in fixed-point form.
Table 3. Number of operators used in the benchmarking circuits as well as their circuit type. Benchmarks with a * superscript are fixed-point only.

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Pipelined</th>
<th># adders</th>
<th># multipliers</th>
</tr>
</thead>
<tbody>
<tr>
<td>dscg</td>
<td>Y</td>
<td>2</td>
<td>4</td>
</tr>
<tr>
<td>ode</td>
<td>N</td>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>mm3</td>
<td>N</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>fir4</td>
<td>Y</td>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>bfly</td>
<td>Y</td>
<td>4</td>
<td>4</td>
</tr>
<tr>
<td>mul134*</td>
<td>Y</td>
<td>-</td>
<td>4</td>
</tr>
<tr>
<td>mul168*</td>
<td>Y</td>
<td>-</td>
<td>16</td>
</tr>
<tr>
<td>mul136*</td>
<td>Y</td>
<td>-</td>
<td>64</td>
</tr>
<tr>
<td>bgm*</td>
<td>Y</td>
<td>-</td>
<td>46</td>
</tr>
</tbody>
</table>

All other benchmarks are generated using a rapid prototyping approach with a modifiable compiler called fly [7]. This tool is used to produce both fixed-point and floating-point benchmarking circuit from a single description, facilitating the generation and debugging of benchmarks with different arithmetic systems (fixed and floating-point) and wordlengths (18-bit and 64-bit). In addition, fly’s distributed control scheme [11, 7] can be easily modified to cope with operators having different latencies.

In this section, the benchmark circuits employed this study are first described. This is followed by a description of the IEEE 754 compliant double precision library used to implement the operators for the benchmarks.

The floating-point benchmarks are generated by implementing the applications using double precision floating-point with round-to-nearest-even rounding mode and exception signals being ignored. The applications further assume the input data comes from an off-chip memory. Table 3 summarises the resource usage of the benchmarking circuits and indicates whether the circuit is fully pipelined (accepts an input and produces an output every cycle). If a pipelined implementation is not possible due to dependency or circuit size constraints, an iterative implementation is made. Note that for a non-pipelined implementation, pipelined operators require multiple cycles and hence affect the total number of cycles required to complete the benchmark.

5.1. Benchmark Descriptions

5.1.1. Digital Sine-Cosine Generator

The digital sine-cosine generator (dscg) [12] has a number of applications, such as the computation of the discrete Fourier transform and in certain digital communication systems, such as in future Hiperlan systems for high performance wireless communications. Let $s_{1n}$ and $s_{2n}$ denote the two outputs of a digital sine-cosine generator, the outputs at the next sample can be computed using the following formula:

$$
\begin{bmatrix}
  s_{1_{n+1}} \\
  s_{2_{n+1}}
\end{bmatrix} =
\begin{bmatrix}
  \cos(\theta) & \cos(\theta) + 1 \\
  \cos(\theta) - 1 & \cos(\theta)
\end{bmatrix}
\begin{bmatrix}
  s_{1_n} \\
  s_{2_n}
\end{bmatrix}
$$

(1)

5.1.2. Ordinary Differential Equation

Many scientific problems involve the solution of ordinary differential equations (ODEs). An ODE solver (ode) is implemented as part of the floating-point benchmarks. The benchmark circuit solves the ODE [13]:

$$
\frac{dy}{dt} = \frac{(t - y)}{2} \text{ over } t \in [0, 3] \text{ with } y(0) = 1
$$

(2)

using the Euler method. The trajectory of $y$ is given by the difference equation $y_{k+1} = y_k + \frac{(t_k - y_k)}{2}$ and $t_{k+1} = t_k + h$, where $h$ is the step size. The ODE solver takes $h$ as an input parameter and returns the value of $y$. Due to dependencies, this circuit cannot be fully pipelined and is hence implemented in an iterative fashion. Pipelined operators are used by waiting for the output so low latency has an advantage for this benchmark.

5.1.3. Matrix Multiplication

Matrix multiplication is used frequently in many signal processing and scientific applications. A $3 \times 3$ matrix multiplication application benchmark (mm3) is developed. The implementation sequentially computes 9 vector dot-products and each dot-product is computed sequentially with 3 multiplies and 2 additions.

5.1.4. FIR Filter

Digital filtering is another common application and we have implemented a 4-tap finite impulse response filter (fir4), which implements the equation $y_i = \sum_{j=0}^{4} k_j x_{i-j}$ where $x_i$ is the input of the filter, $k_i$ is the filter window and $y_i$ is the output.

5.1.5. Butterfly

The fast Fourier transform (FFT) is another important signal processing primitive. The FFT is composed from butterfly operations which compute $z = y + x \times w$, where $x$ and $y$ are the inputs from previous stage and $w$ is a twiddle factor. All values are complex numbers, therefore each multiplication involves 4 multipliers and 2 adders (bfly). A state machine is implemented to control the dataflow of the circuits. Figure 2 illustrates the datapath of a single butterfly which is used as the benchmark circuit.
5.1.6. Unsigned Multiplier

Three parallel unsigned multipliers of size 34-bit (mul34), 68-bit (mul68) and 136-bit (mul136) are implemented by using $18 \times 18$ fixed-point multipliers as building blocks, and summing their outputs appropriately. They use 4, 16 and 34 $18$ embeded multipliers respectively. These are used to test the modelling of embedded multipliers and only used for fixed-point benchmarks.

5.1.7. BGM

The datapath of a design to compute Monte Carlo simulations of interest rate model derivatives priced under the Brace, Gatarek and Musiela (BGM) framework is used as the final test circuit (bgm) [14, 15]. Denote $F(t,T_n,T_{n+1})$ as the forward interest rate observed at time $t$ for a period starting at $T_n$ and ending at $T_{n+1}$. Suppose the time line is segmented by the reset dates $(T_1,T_2,...,T_N)$ (called the standard reset dates) of actively trading caps on which the BGM model is calibrated. In the BGM framework, the forward rates $\{F(t,T_n,T_{n+1})\} \in \text{arg}$ are assumed to evolve according to a log-normal distribution. Writing $F_n(t)$ as the shorthand for $F(t,T_n,T_{n+1})$, the evolution follows the stochastic differential equation (SDE) with $d$ stochastic factors:

$$\frac{dF_n(t)}{F_n(t)} = \mu_n(t)dt + \sigma_n(t) \cdot d\vec{W}(t) \quad n=1 \ldots N. \quad (3)$$

In this equation, $dF_n$ is the change in the forward rate, $F_n$, in the time interval $dt$. The drift coefficient, $\mu_n$, is given by

$$\mu_n(t) = \bar{\mu}_n(t) \cdot \sum_{i=m(t)}^n \frac{\tau_i F_i(t) \bar{\sigma}_i(t)}{1 + \tau_i F_i(t)} \quad (4)$$

where $m(t)$ is the index for the next reset date at time $t$ and $t \leq m(t)$, $\tau_i = T_{i+1} - T_i$ and $\sigma_n$ is the $d$-dimensional volatility vector. In the stochastic term (the second term on the right hand side of Equation 3), $d\vec{W}$ is the differential of a $d$-dimensional uncorrelated Brownian motion $\vec{W}$, and each component can be written as $dW_{k}(t) = \epsilon_k \sqrt{\tau}$ where $\epsilon_k$ is a Gaussian random number drawn from a standardised normal distribution, i.e. $\epsilon \sim \phi(0,1.0)$.

Figure 2. One butterfly stage in an FFT.

Figure 3. Simplified datapath for the floating-point adder/multiplier.

5.2. Floating-Point Library

A library of floating-point operators is developed in the Verilog HDL, based on a heavily modified open source floating-point library [16]. Extra pipeline registers are added to the original design to improve performance. Different floating-point operators are extracted as a single top-level entity, where the original design is a single floating-point unit (FPU) entity. Moreover, the library is modified to support arbitrary size of exponent and significand, and both single and double-precision libraries are verified using a common floating-point testbench generation scheme. This library is fully-compliant with the IEEE754 [17] standard, supporting all 4 rounding modes, subnormal numbers and exceptions.

5.2.1. Floating-Point Adder

A simplified block diagram of the floating-point adder and multiplier is shown in figure 3. The dotted-lines indicate the location of pipeline registers. In the pre-normalisation stage, the inputs are registered and the exponents compared. Inputs are swapped if necessary. The significands are shifted right for alignment and a mode which indicates the operation to be performed (either addition or subtraction) is checked. The most expensive circuits in the adder are two barrel shifters used in the pre and post-normalisation blocks.

Special inputs such as subnormals, infinity and not a number (NaN) are handled in the exception handling block. Flags (subnormal, zero, infinity, NaN) are set according to the combination of inputs. This circuit only requires several comparators. The addition block takes the output from the pre-normalisation stage, in which the data has been properly aligned and adds or subtracts the numbers according to the operation mode.

The post-normalisation block is the most complicated
part of the adder. A priority encoder takes the addition block output and determines the number of leading zeros. The exponent is then adjusted and the significand left-shifted. Different rounding schemes are enforced according to the input to produce final result. Exception flags such as inexact number, overflow, underflow are generated based on the final result.

5.2.2. Floating-Point Multiplier

In the pre-normalisation stage, the intermediate exponent is determined by adding the input exponents. Hidden bits of the significands are recovered and attached to the significands based on the exponent values.

The multiplication block takes the output from the pre-normalisation block (including hidden bits) and the significands are multiplied. The result is then sent to the post-normalisation block. The multiplier circuit consumes most of the resources in this block.

The exception and post-normalisation blocks are similar to those in the floating-point adder.

5.2.3. Floating-Point Verification

To verify that the floating-point operators are compliant with the IEEE 754 standard, an open-source program called TestFloat-2a [18] is employed. Tests are made up of simple pattern tests intermixed with weighted random inputs for the floating-point operators. The “level 1” test in TestFloat-2a covers all 4 rounding modes, and all boundary cases of given arithmetic, including underflows, overflows, invalid operations, subnormal inputs, zeros (positive and negative), infinities (positive and negative), and NaNs. Using this test and ModelSim 5.7d, our library is simulated using more than half a million test cases and no errors are found.

6. Results

6.1. Verification of the VEB Approach

In order to verify the results obtained using our methodology, we develop a VEB for an embedded 18 × 18 multiplier (EM). As such multipliers are found in Virtex II devices, it is possible to compare the routing and logic delays of benchmark circuits from the VEB approach with those given by the actual EMs.

To estimate the normalised area of an EM in Virtex II, we assume that they occupy a total of 2% of the die area which, in turn, is reported to be 93 mm² [10]. This translates to a normalised LC area of approximately 2,751,000, which is 6 LCs. The timing information is extracted from the data sheet of the device; the relevant parameters are shown in table 2.

The benchmark circuits are implemented both using the EMs and the VEB multiplier. Table 4 summarises the resource utilisation and critical path delay for both implementations. Let us first compare the critical path delay, which is usually the parameter of most interest to a designer since it determines the maximum clock frequency at which the circuit can be operated. As one can see from the table, the difference between the two approaches is at most 11%. For most of the circuits, the critical path would involve the multiplier. In those cases where it is not, the longest delay through the multiplier is very close to the critical path of the circuit.

For the bgm benchmark, table 4 shows that a speedup of 1.2 is gained by retiming. In designs where the stages are not as well balanced, as is often the case when a VEB is introduced, more dramatic speedups are often observed. The retiming feature is absent from most VPR based design flows [3].

Table 5 shows the breakdown of the critical path into logic and routing delays for the EM implementation. The corresponding path in the VEB implementation is identified and shown in the same table. The sum of the logic and routing delay for the EM should be equal to the corresponding value in table 4, but due to clock skew it is slightly different. The logic delays between the two implementations are very similar. The routing delays differ greatly because the EM and VEB implementations often have different placement, but since the nets are not on the critical path in the VEB implementation, they do not affect the maximum operating frequency of the circuit. It would be possible to also match the routing delays by locking placement of all of the LCs in the design rather than just the VEB, if closer matching of the routing delays is desired.

For the bgm circuit with retiming enabled, there is no corresponding path between the EM and VEB implementation because the registers are moved during this optimisation. The critical path of the VEB implementation is shown in this case and the difference column left blank.

6.2. Faster Embedded Multipliers

The VEB approach can be used to (a) obtain a single performance estimate for introducing embedded blocks, (b) analyse performance/area trade-offs, and (c) determine the EM speed required to meet a given system performance. To illustrate this point, we measure the bgm performance over a range of VEB delays. Retiming is used in such experiments since, for pipelined designs, improving the performance of one pipeline stage can create slack in another stage, moving the bottleneck to a different stage of the pipeline. A similar situation occurs in multicycle designs.

The results are shown in figure 4. An EM performance
### Table 4. Summary of resource utilisation and critical path delay for embedded multiplier (MULT18X18) and VEB implementations.

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Size (slices)</th>
<th># of EMs</th>
<th>EM delay (ns)</th>
<th>VEB delay (ns)</th>
<th>Difference (ns)</th>
<th>Difference (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>dscg</td>
<td>177</td>
<td>4</td>
<td>4.599</td>
<td>4.981</td>
<td>0.382</td>
<td>8%</td>
</tr>
<tr>
<td>fir4</td>
<td>193</td>
<td>4</td>
<td>4.616</td>
<td>4.704</td>
<td>0.088</td>
<td>2%</td>
</tr>
<tr>
<td>ode</td>
<td>204</td>
<td>2</td>
<td>4.402</td>
<td>4.539</td>
<td>0.137</td>
<td>3%</td>
</tr>
<tr>
<td>mm3</td>
<td>469</td>
<td>3</td>
<td>4.859</td>
<td>4.815</td>
<td>0.044</td>
<td>1%</td>
</tr>
<tr>
<td>bfly</td>
<td>629</td>
<td>4</td>
<td>5.668</td>
<td>5.224</td>
<td>0.444</td>
<td>8%</td>
</tr>
<tr>
<td>mul34</td>
<td>141</td>
<td>4</td>
<td>11.191</td>
<td>11.287</td>
<td>0.096</td>
<td>1%</td>
</tr>
<tr>
<td>mul68</td>
<td>604</td>
<td>16</td>
<td>12.553</td>
<td>14.099</td>
<td>1.546</td>
<td>11%</td>
</tr>
<tr>
<td>mul136</td>
<td>2426</td>
<td>64</td>
<td>14.632</td>
<td>13.248</td>
<td>1.384</td>
<td>10%</td>
</tr>
<tr>
<td>bgm</td>
<td>2315</td>
<td>46</td>
<td>14.055</td>
<td>13.866</td>
<td>0.189</td>
<td>1%</td>
</tr>
<tr>
<td>bgm^*</td>
<td>2205</td>
<td>46</td>
<td>11.594</td>
<td>11.602</td>
<td>0.008</td>
<td>0%</td>
</tr>
</tbody>
</table>

A * indicates that retiming is enabled during synthesis.

### Table 5. Breakdown of critical path delay for embedded multiplier and VEB implementations.

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>EM delay</th>
<th>Equivalent VEB path delay</th>
<th>Difference</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>logic (ns)</td>
<td>routing (ns)</td>
<td>logic (ns)</td>
</tr>
<tr>
<td>dscg</td>
<td>3.449</td>
<td>1.15</td>
<td>3.445</td>
</tr>
<tr>
<td>fir4</td>
<td>3.449</td>
<td>1.167</td>
<td>3.445</td>
</tr>
<tr>
<td>ode</td>
<td>3.449</td>
<td>0.911</td>
<td>3.445</td>
</tr>
<tr>
<td>mm3</td>
<td>3.449</td>
<td>1.366</td>
<td>3.445</td>
</tr>
<tr>
<td>bfly</td>
<td>3.449</td>
<td>2.062</td>
<td>3.445</td>
</tr>
<tr>
<td>mul34</td>
<td>8.818</td>
<td>2.345</td>
<td>8.99</td>
</tr>
<tr>
<td>mul68</td>
<td>8.682</td>
<td>3.687</td>
<td>8.99</td>
</tr>
<tr>
<td>mul136</td>
<td>8.682</td>
<td>5.95</td>
<td>8.99</td>
</tr>
<tr>
<td>bgm</td>
<td>10.119</td>
<td>3.901</td>
<td>10.019</td>
</tr>
<tr>
<td>bgm^*</td>
<td>8.439</td>
<td>3.155</td>
<td>7.631*</td>
</tr>
</tbody>
</table>

As an example of estimating system performance of a design fabricated in a different process technology, consider a 16 × 16 bit combinational multiplier operating at 1 GHz with an area of 0.474 mm² at 1.3 V in 90 nm technology [19]. Assuming velocity saturated general scaling of transistor lengths from 90 nm to 0.13 μm (1/S = 0.13/0.09), the delay would scale by 1/S, i.e. from 1 ns to 1.44 ns [20]. The scaled area of the implementation would be 132 LCs. Such an implementation is thus 1.44 times faster but uses 3.6 times more area than the Xilinx EM, and improves bgm performance by 15%.

### Table 6. FPGA implementation results for floating-point operators, where FPU(VEB) indicates the equivalent ASIC implementation of FPU using VEB approach. The FPU(VEB) is 6 times smaller than the floating-point adder and has only one clock cycle latency.

<table>
<thead>
<tr>
<th>Operator</th>
<th>size (LCs)</th>
<th># of EMs</th>
<th>Latency</th>
<th>Delay (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FP Adder</td>
<td>3554</td>
<td>0</td>
<td>5</td>
<td>7.465</td>
</tr>
<tr>
<td>FP Multiplier</td>
<td>4300</td>
<td>9</td>
<td>5</td>
<td>13.197</td>
</tr>
<tr>
<td>FPU (VEB)</td>
<td>570</td>
<td>0</td>
<td>1</td>
<td>7.151</td>
</tr>
</tbody>
</table>

### 6.3. Embedded Floating-Point Unit

An FPGA implementation of a double-precision FPU is made by synthesising the floating-point library in section 5.2 targeting Virtex II technology. The size and performance of the adder and multiplier in this FPU are shown in table 6.
The area and delay model of a VEB floating-point unit (FPU) is made based on area and speed estimates of the Blue Gene ASIC [21, 22]. This is a state-of-the-art FPU fabricated in a similar technology (0.13μm) to the Xilinx Virtex II. It operates at a clock frequency of 700 MHz, with an area estimated to be 4.26 mm² [21] which translates to 570 LCs. The area estimate is very conservative, since this FPU is much more sophisticated than the one used for the FPGA implementation.

Since the Blue Gene 700 MHz FPU design has a much smaller logic delay than the routing delay of the FPGA, a better implementation can be obtained by reducing both its latency and clock frequency by a factor of 5. Thus the VEB FPU considered has a clock frequency of 140 MHz with a one cycle latency. This essentially trades off clock frequency for reduced latency.

The performance of the Virtex II FPGA is compared to a virtual FPGA with embedded FPUs using the floating-point benchmarks. A summary of the results is given in table 7. As one can see, augmenting the FPGA with embedded FPUs leads to a mean improvement in area and delay by factors of 3.7 and 4.4 respectively. In contrast, a recent investigation of embedding double-precision FPUs in FPGAs based on VPR with a different set of benchmarks results in estimates of average area savings of 55.0% and average increase of 40.7% in clock rate over existing architectures [6]. We attribute the differences to: different benchmarks being used; CAD tools; FPU delay and latency; FPGA model; and our use of retiming optimisations during synthesis.

Note that, for instance in the case of the ode benchmark, one can potentially support 3.8 times more dedicated FPUs from programmable resources, meaning that more instances of the design can operate in parallel. Hence in the limit, the system throughput can be improved by up to 40 times if we include both improvement in speed and in parallelism due to area reduction.

Dedicated FPUs are wasted resources for designs that do not make use of them; however, each FPU occupies approximately the same area as 72 CLBs, which translates to 0.9% of the chip area of an XC2V6000 device.

6.4. Impact of Embedded Block Performance

Experiments are conducted, similar to those in section 6.2, to assess the impact of embedded block performance on system performance. Specifically, we study the speedup of the bfly benchmark as a function of the FPU performance (figure 5), normalised to the speed of the Blue Gene model described in section 6.3. It can be seen that a modest improvement in FPU speed can lead to a large improvement in the bfly benchmark: for instance improving the FPU performance by 30% improves bfly performance by 40%. Beyond a factor of 1.4, the speedup of the benchmark increases rather more slowly. This type of information can be used to determine the best option for ASIC implementations of EBs in which the synthesis tools offer a wide range of possible area/delay trade-offs.

7. Conclusion

We propose a methodology for estimating the effects of introducing embedded blocks to existing FPGA devices. The methodology is evaluated by modelling block multipliers in Xilinx Virtex II devices, and we find that prediction of critical paths to approximately 10% accuracy can be achieved. The methodology is then applied to predict the impact of embedded floating-point units, showing a possible reduction in area of 3.7 times and speedup of 4.4 times. Current and future work includes refining our VEB-based tools to support, for instance, better modelling of the interconnection between VEBs and the routing fabric; VEB-aware technology mapping and power consumption estimation; exploring ways of combining our methodology
with related tools such as VPR to provide a comprehensive framework for exploring and developing next-generation FPGA architectures; and extending the set of benchmarks for evaluating our approach.

References


<table>
<thead>
<tr>
<th>EMs</th>
<th>throughput (# of cycle)</th>
<th>size (LC)</th>
<th>delay (ns)</th>
<th>FPUs</th>
<th>throughput (# of cycle)</th>
<th>size (LC)</th>
<th>delay (ns)</th>
<th>Reduction Factor</th>
</tr>
</thead>
<tbody>
<tr>
<td>dscg</td>
<td>36</td>
<td>19006</td>
<td>22.711</td>
<td>6</td>
<td>1</td>
<td>3420 + 940</td>
<td>8.807</td>
<td>4.4</td>
</tr>
<tr>
<td>fir4</td>
<td>36</td>
<td>20590</td>
<td>23.545</td>
<td>7</td>
<td>1</td>
<td>3990 + 996</td>
<td>9.539</td>
<td>4.1</td>
</tr>
<tr>
<td>ode</td>
<td>18</td>
<td>20</td>
<td>13984</td>
<td>17.756</td>
<td>5</td>
<td>4</td>
<td>2850 + 870</td>
<td>8.525</td>
</tr>
<tr>
<td>mm3</td>
<td>27</td>
<td>225</td>
<td>17236</td>
<td>19.320</td>
<td>5</td>
<td>45</td>
<td>2850 + 2390</td>
<td>8.587</td>
</tr>
<tr>
<td>bfly</td>
<td>36</td>
<td>1</td>
<td>25640</td>
<td>20.245</td>
<td>8</td>
<td>1</td>
<td>4560 + 3424</td>
<td>8.821</td>
</tr>
</tbody>
</table>

Geometric Mean: 3.7 4.4

Table 7. FPGA implementation results for floating-point benchmark applications. The VEB size is given as the FPU area (in equivalent LC resources) plus the LC resources needed to implement the rest of the circuit.