Fast FPGA-based pipelined digit-serial/parallel multipliers
Entity
UAM. Departamento de Ingeniería InformáticaPublisher
Institute of Electrical and Electronics EngineersDate
1999Citation
10.1109/ISCAS.1999.777931
Proceedings of the 1999 IEEE International Symposium on Circuits and Systems, 1999. ISCAS '99, Volumen 1, IEEE 1999. 482-485
ISBN
0-7803-5471-0DOI
10.1109/ISCAS.1999.777931Editor's Version
http://dx.doi.org/10.1109/ISCAS.1999.777931Subjects
Informática; TelecomunicacionesNote
Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. J. Valls, T. Sansaloni,M. M. Peiró, and E. Boemo, "Fast FPGA-based pipelined digit-serial/parallel multipliers", in Proceedings of the 1999 IEEE International Symposium on Circuits and Systems, 1999, p. 482-485Rights
© 1999 IEEEAbstract
In this paper fast pipelined digit-serial/parallel multipliers are proposed. The conventional digit-serial/parallel multipliers and their pipelined versions are presented. Every structure has been implemented on FPGA and the results are given. These results have been analysed and it is detected that the pipelined ones do not have the throughput improvement expected because of a logic depth increment. As a consequence, a new structure based on the fast serial/parallel multiplier proposed by Gnanasekaran [1985] has been developed. The new multipliers designed achieve better performance than the previous ones: their throughput is higher than it in the pipelined serial/parallel multipliers with nearly the same cost in area
Files in this item
Google Scholar:Valls, Javier
-
Sansaloni, T.
-
Peiró, Marcos M.
-
Boemo Svcalvinoni, Eduardo Iván
This item appears in the following Collection(s)
Related items
Showing items related by title, author, creator and subject.