dc.contributor.author | Valls, Javier | |
dc.contributor.author | Sansaloni, T. | |
dc.contributor.author | Peiró, Marcos M. | |
dc.contributor.author | Boemo Svcalvinoni, Eduardo Iván | |
dc.contributor.other | UAM. Departamento de Ingeniería Informática | es_ES |
dc.date.accessioned | 2015-06-22T14:29:55Z | |
dc.date.available | 2015-06-22T14:29:55Z | |
dc.date.issued | 1999 | |
dc.identifier.citation | Proceedings of the 1999 IEEE International Symposium on Circuits and Systems, 1999. ISCAS '99, Volumen 1, IEEE 1999. 482-485 | en_US |
dc.identifier.isbn | 0-7803-5471-0 | |
dc.identifier.uri | http://hdl.handle.net/10486/666964 | |
dc.description | Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. J. Valls, T. Sansaloni,M. M. Peiró, and E. Boemo, "Fast FPGA-based pipelined digit-serial/parallel multipliers", in Proceedings of the 1999 IEEE International Symposium on Circuits and Systems, 1999, p. 482-485 | en_US |
dc.description.abstract | In this paper fast pipelined digit-serial/parallel multipliers are proposed. The conventional digit-serial/parallel multipliers and their pipelined versions are presented. Every structure has been implemented on FPGA and the results are given. These results have been analysed and it is detected that the pipelined ones do not have the throughput improvement expected because of a logic depth increment. As a consequence, a new structure based on the fast serial/parallel multiplier proposed by Gnanasekaran [1985] has been developed. The new multipliers designed achieve better performance than the previous ones: their throughput is higher than it in the pipelined serial/parallel multipliers with nearly the same cost in area | en_US |
dc.format.extent | 5 pág. | es_ES |
dc.format.mimetype | application/pdf | en |
dc.language.iso | eng | en |
dc.publisher | Institute of Electrical and Electronics Engineers | en_US |
dc.rights | © 1999 IEEE | en_US |
dc.title | Fast FPGA-based pipelined digit-serial/parallel multipliers | en_US |
dc.type | conferenceObject | en |
dc.type | bookPart | en |
dc.subject.eciencia | Informática | es_ES |
dc.subject.eciencia | Telecomunicaciones | es_ES |
dc.relation.publisherversion | http://dx.doi.org/10.1109/ISCAS.1999.777931 | |
dc.identifier.doi | 10.1109/ISCAS.1999.777931 | |
dc.identifier.publicationfirstpage | 482 | |
dc.identifier.publicationlastpage | 485 | |
dc.identifier.publicationvolume | 1 | |
dc.relation.eventdate | May 30-June 2, 1999 | en_US |
dc.relation.eventplace | Orlando (United States) | en_US |
dc.relation.eventtitle | IEEE International Symposium on Circuits and Systems, ISCAS 1999 | en_US |
dc.type.version | info:eu-repo/semantics/acceptedVersion | en |
dc.contributor.group | Sistemas Digitales (ING EPS-007) | es_ES |
dc.rights.accessRights | openAccess | en |
dc.authorUAM | Boemo Svcalvinoni, Eduardo Iván (259594) | |
dc.facultadUAM | Escuela Politécnica Superior | |