Show simple item record

dc.contributor.authorBoemo Svcalvinoni, Eduardo Iván 
dc.contributor.authorGonzález de Rivera Peces, Guillermo José 
dc.contributor.authorLópez Buedo, Sergio 
dc.contributor.authorMeneses, Juan M.
dc.contributor.otherUAM. Departamento de Ingeniería Informáticaes_ES
dc.date.accessioned2015-06-23T14:17:11Z
dc.date.available2015-06-23T14:17:11Z
dc.date.issued1995
dc.identifier.citationField-Programmable Logic and Applications: 5th International Workshop, FPL '95 Oxford, United Kingdom, August 29–September 1, 1995 Proceedings. Lecture Notes in Computer Science, Volumen 975. Springer, 1995. 149-157en_US
dc.identifier.isbn978-3-540-60294-1 (print)en_US
dc.identifier.isbn978-3-540-44786-3 (online)en_US
dc.identifier.issn0302-9743 (print)en_US
dc.identifier.issn1611-3349 (online)en_US
dc.identifier.urihttp://hdl.handle.net/10486/666999
dc.descriptionThe final publication is available at Springer via http://dx.doi.org/10.1007/3-540-60294-1_108en_US
dc.description.abstractAlthough the energy required to perform a logic operation has continuously dropped at least by ten orders of magnitude since early vacuum-tube electronics [1], the increasing clock frequency and gate density of the current integrated circuits has appended power consumption to traditional design trade-offs. This paper explore the usefullness of some low-power design methods based on architectural and implementation modifications, for FPGA-based electronic systems. The contribution of spurious transitions to the overal consumption is evidenced and main strategies for its reduction are analized. The efectiveness of pipelining and partitioning inprovements as low-power design methodologies are quantified by case-studies based on array multipliers. Moreover, a methodology suitable for FPGAs power analysis is presented.en_US
dc.description.sponsorshipThis work has been supported by the CICYT of Spain under contract TIC92-0083. The authors wish to thank Seamus McQuaid for his constructive commentsen_US
dc.format.extent10 pág.es_ES
dc.format.mimetypeapplication/pdfen
dc.language.isoengen
dc.publisherSpringer Berlin Heidelberg
dc.relation.ispartofLecture Notes in Computer Scienceen_US
dc.rights© Springer-Verlag Berlin Heidelberg 1995
dc.subject.otherLogic Designen_US
dc.subject.otherElectronics and Microelectronics, Instrumentationen_US
dc.subject.otherCommunications Engineering, Networksen_US
dc.titleSome notes on power management on FPGA-based systemsen_US
dc.typeconferenceObjecten
dc.typebookParten
dc.subject.ecienciaInformáticaes_ES
dc.subject.ecienciaTelecomunicacioneses_ES
dc.relation.publisherversionhttp://dx.doi.org/10.1007/3-540-60294-1_108
dc.identifier.doi10.1007/3-540-60294-1_108
dc.identifier.publicationfirstpage149
dc.identifier.publicationlastpage157
dc.identifier.publicationvolume975
dc.relation.eventdateAugust 29–September 1, 1995en_US
dc.relation.eventnumber5
dc.relation.eventplaceOxford (United Kingdom)en_US
dc.relation.eventtitle5th International Workshop on Field-Programmable Logic and Applications, FPL 1995en_US
dc.type.versioninfo:eu-repo/semantics/acceptedVersionen
dc.rights.accessRightsopenAccessen
dc.authorUAMBoemo Svcalvinoni, Eduardo Iván (259594)
dc.facultadUAMEscuela Politécnica Superior


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record